Investigation of the stepped split protection gate L-Trench SOI LDMOS with ultra-low specific on-resistance by simulation

Publication date: October 2019Source: Materials Science in Semiconductor Processing, Volume 101Author(s): Lijuan Wu, Ye Huang, Yiqing Wu, Lin Zhu, Bing LeiAbstractAn ultra-low specific on-resistance SOI LDMOS with stepped split protection gate L-trench (SSG LT LDMOS) is proposed. On the one hand, the stepped split protection gate (PG) not only assists in depleting the drift region but also modulates the vertical electric field. In addition, the PG diminishes the Miller capacitance, which decreasing gate-drain charge (Qgd) and switching losses of the proposed structure. On the other hand, the breakdown voltage (BV) of the proposed structure can be enhanced by the introduced L-trench (LT) and silicon-on-insulator (SOI) layer. According to the enhanced dielectric layer field (ENDIF) effect, the depletion layer and inversion layer are formed in the both sides of the LT and the SOI layer to increase BV. The LT conspicuously shortens the length of the drift region while the high BV is maintained, which further reduces the specific on-resistance (Ron,sp). The simulation results show that comparing with the conventional structure, Ron,sp is reduced by 77.2%, the figure of merit (FOM1 = BV2/Ron,sp) and BV can be increased by 486.6% and 13.7%, respectively. Meanwhile, The loss figure of merit (FOM2 = Ron,sp*Qgd) is reduced by 83.8%.
Source: Materials Science in Semiconductor Processing - Category: Materials Science Source Type: research